

### Noida Institute of Engineering and Technology, Greater Noida

# **Sequential Circuit Design**

Unit: 03

DIGITAL LOGIC & CIRCUIT DESIGN

SUBJECT CODE: ACSE0304

B Tech III Sem



Mohammad Raza Assistant Professor

Department of Electronics and Communication Engineering





# Subject Syllabus

**UNIT-I: Digital System and Binary Numbers:** Number System and its arithmetic, Signed binary numbers, Binary codes, Cyclic codes, Hamming Code, Simplification of Boolean Expression: K-map method up to five variable, SOP and POS Simplification Don't Care Conditions, NAND and NOR implementation, Quine McClusky Method (Tabular Method).

**UNIT II : Combinational Logic:** Combinational Circuits: Analysis Procedure, Design Procedure, Code Converter, Binary Adder-Subtractor, Decimal Adder, Binary Multiplier, Magnitude Comparator, Decoders, Encoders Multiplexers, Demultiplexers.

**UNIT III: Sequential Logic and Its Applications:** Storage elements: Latches & Flip Flops, Characteristic Equations of Flip Flops, Excitation Table of Flip Flops, Flip Flop Conversion, Registers, Shift Registers, Ripple Counters, Synchronous Counters, Other Counters: Johnson & Ring Counter.

**UNIT IV: Synchronous & Asynchronous Sequential Circuits:** Analysis of clocked Sequential Circuits with State Machine Designing, State Reduction and Assignments, Design Procedure.

Analysis procedure of Asynchronous Sequential Circuits, Circuit with Latches, Design Procedure, Reduction of State and flow Table, Race-free State Assignment, Hazards.

**UNIT-V: Memory & Programmable Logic Devices:** Basic concepts and hierarchy of Memory, Memory Decoding, RAM: SRAM, DRAM, ROM: PROM, EPROM, Auxiliary Memories, PLDs: PLA, PAL; Circuit Implementation using ROM, PLA and PAL; CPLD and FPGA..

11/21/2022 MD.Raza DL&CD Unit1



# **Branch wise Applications**

- ECE- Designing all Electronic device using Logic circuit
- CSE- All computer hardware and circuitry uses Logic circuit and Devices
- EEE- High power Electronic devices control circuitry uses logic devices
- Automobile Engineering- Sensors and its controlling circuitry

11/21/2022 MD.Raza DLCD UNIT3



# **Course Objective**

The intended objectives of this course are given as follows:

- To learn number representation and conversion between different representation.
- To analyze logic processes and implement logical operations using combinational logic circuits.
- To learn concepts of sequential circuits and analyze sequential circuits in terms of state machine.
- To learn basic concept of logic families, memory and Programmable Devices.
- To learn concept of ADC and DAC.



# Brief Introduction about the Subject with videos

This course is intended to provide the students with a comprehensive understanding of the fundamental of digital logic circuit. The design of circuits and systems whose input and outputs are represented as discrete variables. These variables are commonly binary i.e.., two states in nature. Design at the circuit level is usually done with truth table and state tables.

- Video Link
- https://www.youtube.com/watch?v=lecj9xmlfXM&ab\_channel=nptelhrd
- https://nptel.ac.in/courses/117/106/117106086/



#### **Unit Content**

- Latches & Flip Flops,
- Characteristic Equations of Flip Flops,
- Excitation Table of Flip Flops,
- Flip Flop Conversion,
- Registers, Shift Registers,
- Ripple Counters,
- Synchronous Counters,
- Other Counters: Johnson & Ring Counter.



# **Unit Objective**

The intended objectives of this unit are:

- 1. To learn various flip flops and their specifications.
- 2. To differentiate between latches and flip flops.
- 3. To analyze and design synchronous sequential circuits.
- 4. To explain shift registers and counters.



# **Topic Objective/Topic Outcome**

| Topic Objective                              | Topic outcome                                                            | Mappi<br>ng<br>with<br>CO |
|----------------------------------------------|--------------------------------------------------------------------------|---------------------------|
| To understand basics of sequential circuits. | Student are able to understand basics of sequential circuits.            | CO3                       |
| To have a basic understanding of latches.    | Student are able to understand To have a basic understanding of latches. | CO3                       |

11/21/2022 MD.Raza DLCD UNIT3 8



# **Prerequisite**

#### **Prerequisite:**

- Basic knowledge of logic gates.
- Knowledge of combinational circuits.



#### Introduction

#### **Sequential Logic Representation**

• The word "Sequential" means that things happen in a "sequence", one after another and in Sequential Logic circuits, the actual clock signal determines when things will happen next.





#### **Introduction**

- It consists of a combinational circuit to which memory elements are connected to form a feedback path.
- The memory elements are devices capable of storing binary information within them. The binary information stored in the memory elements at any given time defines the state of the sequential circuit.
- The sequential circuit receives binary information from external inputs. These inputs, together with the present state of the memory elements, determine the binary value at the output terminals.
- Flip-flops, Latches and Counters and which themselves can be made by simply connecting together universal NAND Gates and/or NOR Gates in a particular combinational way to produce the required sequential circuit.



#### Introduction

- There are two main types of sequential circuits. Their classification depends on the timing of their signals.
- A synchronous sequential circuit is a system whose behaviour can be defined from the knowledge of its signals at discrete instants of time.
- The behaviour of an asynchronous sequential circuit depends upon the order in which its input signals change and can be affected at any instant of time.
- The memory elements commonly used in asynchronous sequential circuits are time-delay devices.
- The basic memory elements are latches and flip-flops. Latches are level sensitive and flip-flops are edge sensitive.



#### Latches

- A Latch is a special type of logical circuit.
- The latches have low and high two stable states.
- A latch has a feedback path, so information can be retained by the device. Therefore latches can be memory devices, and can store one bit of data for as long as the device is powered.
- The latches can be constructed from two NAND gates or two NOR gates.

#### Types of Latches:

- SR Latch.
- D Latch.
- J-K Latch.
- T Latch.



#### **SR Latch using NOR Gate:**

• SR latch stands for set/reset latch.



| S | R | $Q_{n+1}$      | $\overline{Q_{n+1}}$ | Operation |
|---|---|----------------|----------------------|-----------|
| 0 | 0 | Q <sub>n</sub> | $\overline{Q_n}$     | No change |
| 0 | 1 | 0              | 1                    | Reset     |
| 1 | 0 | 1              | 0                    | Set       |
| 1 | 1 | X              | X                    | Invalid   |

- The cross-coupled connection from the output of one gate to the input of the other gate constitutes a feedback path.
- Each latch has two outputs, Q and Q', and two inputs, set and reset.



#### **Operation**:

- If S = 1 and R = 0, Q becomes 1. Let us explain how.
- NOR gate always gives output 0 when at least one of the inputs is 1.
- So when S is applied as 1 the output of gate G2 i.e. is 0 irrespective of the condition of second input Q to the gate.
- Now is the input of gate G1 so both the inputs of G1 become 0 as R is already 0. So, the output of G1 is now or 1.
- So whatever may be the previous condition of Q, it always becomes Q = 1 and Q' = 0 when S = 1 and R = 0. This is called the SET condition of the latch.



- If S = 0 and R = 1, Q becomes 0. Let us explain how.
- As we already said, a NOR gate always gives output 0 when at least one of the inputs is 1.
- So when R is applied as 1, the output of gate G1 i.e. Q is 0 irrespective of the condition of the second input to the gate.
- So, whatever may be the previous condition of Q, it always becomes 0 this 0 is then fed back to the input of gate G2. As here S is already 0, both inputs of G2 are 0. Hence the output of G2 i.e. will be 1. So, Q = 0 and Q' = 1 when, S = 0 and R = 1. This is called the RESET condition of the latch.

11/21/2022 MD.Raza DLCD UNIT3 16



- If S = 0 and also R = 0, Q remains the same as it was.
- First suppose Q is previously 1.
- Now the inputs of G2 are 0 and 1 as S=0 and Q=1. So output of G2 is 0.
- Now both inputs of G1 are 0 as R=0 and Q' =0. So the output of G1 is 1.
- Now suppose Q is previously 0.
- Now both inputs of G2 are 0 as S = 0 and Q = 0. So the output of G2 is 1.
- Now the inputs of G1 are 0 and 1 as R=0 and Q= 1. So the output of G1 is 0.
- So it is proved that Q remains the same as it is when S = 0 and also R = 0 in SR latch of flip flop.



- If S = 1 and also R = 1, the condition of Q is totally unpredictable. Let us explain how.
- First suppose Q is previously 1.
- Now both inputs of G2 are 1 as S = 1 and Q = 1. So output of G2 is 0.
- Now the inputs of G1 are 1 and 0 as R = 1 and Q' = 0. So the output of G1 is 0. That means Q is changed.
- Now Q is 0. So inputs of G2 are 1 and 0 as S = 1 and Q = 0. So the output of G2 is 0. That means is unchanged.
- Now the inputs of G1 are 1 and 0 as R = 1 and Q' = 0. So the output of G1 is 0. That means Q is unchanged.
- So, when both S and R are 1, it becomes unpredictable whether the value of output Q will be changed or unchanged. This condition of SR latch normally avoided. As the latch is SET when S = 1(HIGH), the latch is called Active High SR Latch.

11/21/2022 MD.Raza DLCD UNIT3 18



#### **SR Latch using NAND Gate:**



| S | R | $Q_{n+1}$ | $\overline{Q_{n+1}}$ | Operation |
|---|---|-----------|----------------------|-----------|
| 0 | 0 | X         | X                    | Invalid   |
| 0 | 1 | 1         | 0                    | Set       |
| 1 | 0 | 0         | 1                    | Reset     |
| 1 | 1 | $Q_n$     | $\overline{Q_n}$     | No change |



#### **Gated SR Latch**

- A gated SR latch (or clocked SR Latch) can only change its output state when there is an enabling signal along with required inputs. For this reason it is also known as a **synchronous SR latch**
- In other words, the latch is active when ENABLE signal is HIGH and it is inactive when ENABLE signal is LOW.



| Е | S | R | $Q_{n+1}$      | $\overline{\mathbf{Q}_{n+1}}$ | Operation    |
|---|---|---|----------------|-------------------------------|--------------|
| 0 | X | X | Q <sub>n</sub> | $\overline{Q_n}$              | No<br>Change |
| 1 | 0 | 0 | Q <sub>n</sub> | $\overline{Q_n}$              | No<br>Change |
| 1 | 0 | 1 | 0              | 1                             | Reset        |
| 1 | 1 | 0 | 1              | 0                             | Set          |
| 1 | 1 | 1 | X              | X                             | Invalid      |



#### **Gated D Latch**

• There is one drawback of SR Latch. That is the next state value can't be predicted when both the inputs S & R are one. So, we can overcome this difficulty by D Latch. It is also called as Data Latch. The **circuit diagram** of D Latch is shown in the following figure.



| E | D | Q <sub>n+1</sub> | $\overline{Q_{n+1}}$ |
|---|---|------------------|----------------------|
| 0 | Х | Q <sub>n</sub>   | $\overline{Q_n}$     |
| 1 | 0 | 0                | 1                    |
| 1 | 1 | 1                | 0                    |



#### **Gated JK Latch**

- The basic S-R NAND circuit has many advantages and uses in sequential logic circuits but it suffers from two basic switching problems.
  - 1.the Set = 1 and Reset = 1 condition (S = R = 0) must always be avoided
  - 2. if Set or Reset change state while the enable (EN) input is high the correct latching action may not occur
- Then to overcome these two fundamental design problems with the SR flip-flop design, the **JK flip Flop** was developed.



| E | J | K | $Q_{n+1}$        | $\overline{\mathbf{Q}_{n+1}}$ | Operation |  |
|---|---|---|------------------|-------------------------------|-----------|--|
| 0 | Х | Х | Q <sub>n</sub>   | $\overline{Q_n}$              | No Change |  |
| 1 | 0 | 0 | Q <sub>n</sub>   | $\overline{Q_n}$              | No change |  |
| 1 | 0 | 1 | 0                | 1                             | Reset     |  |
| 1 | 1 | 0 | 1                | 0                             | Set       |  |
| 1 | 1 | 1 | $\overline{Q_n}$ | Q <sub>n</sub>                | Toggle    |  |



#### Gated T Latch

• The **T latch** can be formed whenever the JK latch inputs are shorted. The function of T Latch will be like this when the input of the latch is high, and then the output will be toggled.



| E | Т | Q <sub>n+1</sub> | $\overline{\mathbf{Q}_{n+1}}$ | Operation |
|---|---|------------------|-------------------------------|-----------|
| 0 | Х | Q <sub>n</sub>   | $\overline{Q_n}$              | No Change |
| 1 | 0 | Q <sub>n</sub>   | $\overline{Q_n}$              | No Change |
| 1 | 1 | $\overline{Q_n}$ | Q <sub>n</sub>                | Toggle    |



#### Latch

#### Difference between Level Triggering & Edge Triggering:

| Level Triggering                                                                                   | Edge Triggering                                                                                 |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| In level triggering the circuit will become active when the gating pulse is on a particular level. | In edge triggering the circuit becomes active at negative or positive edge of the clock signal. |
| An event occurs during the high voltage level or low voltage level.                                | An event occurs at the rising edge or falling edge.                                             |
| Latches are level triggered.                                                                       | Filp-flops are edge triggered.                                                                  |
| Asynchronous                                                                                       | Synchronous                                                                                     |
|                                                                                                    | اكساكساك                                                                                        |



# Recap

- Sequential circuits consists of a combinational circuit to which memory elements are connected to form a feedback path.
- The memory elements are devices capable of storing binary information within them. The binary information stored in the memory elements at any given time defines the state of the sequential circuit.
- A latch has a feedback path, so information can be retained by the device. Therefore latches can be memory devices, and can store one bit of data for as long as the device is powered.

#### **Types of Latches:**

- SR Latch.
- D Latch.
- J-K Latch.
- T Latch.

11/21/2022 MD.Raza DLCD UNIT3 25



# **Daily Quiz**

- What do you understand by sequential circuit?
- Differentiate between combinational and sequential circuits.
- Draw & explain NAND SR latch.
- Draw & explain NOR SR latch.
- What is the use of enable signal in latch?

# Greater Noida

# **MCQ**

| • | T | ne | truth | table | for | an S- | R | latch | has | how | many | <b>VAL</b> | JD | entries | : |
|---|---|----|-------|-------|-----|-------|---|-------|-----|-----|------|------------|----|---------|---|
|   |   |    |       |       |     |       |   |       |     |     |      |            |    |         |   |

- a) 1
- b) 2
- c) 3
- d) 4
- The logic circuits whose outputs at any instant of time depends only on the present input but also on the past outputs are called
  - a) Combinational circuits
  - b) Sequential circuits
  - c) Latches
  - d) Flip-flops
- How many types of sequential circuits are?
  - a) 2

c) 4

b) 3

d) 5

- The sequential circuit is also called \_\_\_\_\_
  - a) Flip-flop
  - b) Latch
  - c) Strobe
  - d) Adder



#### Video Link

- <a href="https://nptel.ac.in/courses/117/106/117106086/">https://nptel.ac.in/courses/117/106/117106086/</a>
- <a href="https://www.youtube.com/watch?v=jm0PGDSSBkI&ab\_channel=IITKharagpurJuly2018">https://www.youtube.com/watch?v=jm0PGDSSBkI&ab\_channel=IITKharagpurJuly2018</a>
- <a href="https://www.youtube.com/watch?v=ibQBb5yEDlQ&ab\_channel">https://www.youtube.com/watch?v=ibQBb5yEDlQ&ab\_channel</a> = <a href="mailto:nptelhrd">nptelhrd</a>

11/21/2022 MD.Raza DLCD UNIT3 28



# **Daily Assignment**

- Differentiate between combinational and sequential circuits.
- Differentiate between level triggering and edge triggering?
- Draw & explain NAND SR latch.
- Draw & explain NOR SR latch.
- What is the use of enable signal in latch?



# **Recap of Previous Topic**

- Sequential circuits consists of a combinational circuit to which memory elements are connected to form a feedback path.
- The memory elements are devices capable of storing binary information within them. The binary information stored in the memory elements at any given time defines the state of the sequential circuit.
- A latch has a feedback path, so information can be retained by the device. Therefore latches can be memory devices, and can store one bit of data for as long as the device is powered.

#### Types of Latches:

- SR Latch.
- D Latch.
- J-K Latch.
- T Latch.



# **Recap of Previous Topic**

| FLIP-FLOP<br>NAME | FLIP-FLOP<br>SYMBOL | CHARACTERI | STIC TABLE | CHARACTERISTIC EQUATION | E | KCITATIOI | N TABL | .E |
|-------------------|---------------------|------------|------------|-------------------------|---|-----------|--------|----|
|                   |                     | S R        | Q(next)    |                         | Q | Q(next)   | S      | R  |
|                   | S Q                 | 0 0        | Q          | Q(next) = S + R'Q       | 0 | 0         | 0      | X  |
| SR                |                     | 0 1        | 0          |                         | 0 | 1         | 1      | 0  |
|                   | - R Q'-             | 1 0        | 1          | SR = 0                  | 1 | 0         | 0      | 1  |
|                   |                     | 1 1        | ?          |                         | 1 | 1         | Х      | 0  |
|                   |                     | Ј К        | Q(next)    |                         | Q | Q(next)   | J      | K  |
|                   | J Q                 | 0 0        | Q          |                         | 0 | 0         | 0      | Х  |
| JК                | >cık                | 0 1        | 0          | Q(next) = JQ' + K'Q     | 0 | 1         | 1      | X  |
|                   | _κ q'_              | 1 0        | 1          |                         | 1 | 0         | Х      | 1  |
|                   |                     | 1 1        | Q'         |                         | 1 | 1         | Х      | 0  |
|                   |                     |            |            |                         | Q | Q(nex     | ct)    | D  |
|                   | D Q                 | D          | Q(next)    |                         | 0 | 0         |        | 0  |
| D                 | >cık                | 0          | 0          | Q(next) = D             | 0 | 1         |        | 1  |
|                   |                     | 1          | 1          |                         | 1 | 0         |        | 0  |
|                   |                     |            |            |                         | 1 | 1         |        | 1  |
|                   |                     |            |            |                         | Q | Q(nex     | ct)    | T  |
|                   | T Q                 | T          | Q(next)    |                         | 0 | 0         |        | 0  |
| T                 | >CIk                | 0          | Q          | Q(next) = TQ' + T'Q     | 0 | 1         |        | 1  |
|                   | Q'                  | 1          | Q'         |                         | 1 | 0         |        | 1  |
|                   |                     |            |            |                         | 1 | 1         |        | 0  |



# Flip flops & Their Conversion

| Topic Objective                              | Topic outcome                                                  | Mappi<br>ng<br>with<br>CO |
|----------------------------------------------|----------------------------------------------------------------|---------------------------|
| To have a basic understanding of flip flops. | Student will able To have a basic understanding of flip flops. | CO3                       |
| To understand flip-flop conversion.          | Student will able to understand flip-flop conversion.          | CO3                       |



# Flip flops & Their Conversion

#### **Prerequisite:**

- Basic knowledge of logic gates.
- Basic knowledge of latches.
- Knowledge of combinational circuits.



# Flip Flop

- A Flip Flop is a memory element that is capable of storing one bit of information.
- It is also called as Bistable Multivibrator since it has two stable states either 0 or 1.
- There are following 4 basic types of flip flops-





# **SR Flip Flop**

#### Construction of SR Flip Flop By Using NAND Latch-

This method of constructing SR Flip Flop uses-

- NAND latch
- Two NAND gates

#### **Logic Circuit-**

• The logic circuit for SR Flip Flop constructed using NAND latch is as

shown below:





# **SR Flip Flop**

#### Truth Table of SR Flip-flop:



| CLK | S | R | $Q_{n+1}$ | $\overline{Q_{n+1}}$ | Operati |
|-----|---|---|-----------|----------------------|---------|
|     |   |   |           |                      | on      |
| 1   | 0 | 0 | $Q_n$     | $\overline{Q_n}$     | No      |
|     |   |   |           |                      | Change  |
| 1   | 0 | 1 | 0         | 1                    | Reset   |
|     |   |   |           |                      |         |
| 1   | 1 | 0 | 1         | 0                    | Set     |
|     |   |   |           |                      |         |
| 1   | 1 | 1 | X         | X                    | Invalid |
|     |   |   |           |                      |         |



### S R Flip Flop

#### • Characteristic Table:

| Q <sub>n</sub> | S | R | $Q_{n+1}$ |
|----------------|---|---|-----------|
| 0              | 0 | 0 | 0         |
| 0              | 0 | 1 | 0         |
| 0              | 1 | 0 | 1         |
| 0              | 1 | 1 | X         |
| 1              | 0 | 0 | 1         |
| 1              | 0 | 1 | 0         |
| 1              | 1 | 0 | 1         |
| 1              | 1 | 1 | X         |



• Characteristic Equation of SR Flip-flop.

$$\mathbf{Q}_{n+1} = \mathbf{S} + \mathbf{Q}_n \ \mathbf{R}^{\mathsf{T}}$$



### S R Flip Flop

- Excitation Table : For a given combination of present state  $Q_n$  and next state  $Q_{n+1}$ , excitation table tell the inputs required.
- The excitation table of any flip flop is drawn using its characteristic table.

| Q <sub>n</sub> | $Q_{n+1}$ | S | R |
|----------------|-----------|---|---|
| 0              | 0         | 0 | х |
| 0              | 1         | 1 | 0 |
| 1              | 0         | 0 | 1 |
| 1              | 1         | х | 0 |



#### SR Flip-Flop

#### **Drawbacks of SR Flip Flop:**

- The one major disadvantage of the S-R flip flop is that in the condition when the clock is triggered the inputs become high which is an undesirable condition because it causes invalid input ,the condition in which you can't predict the output.
- So, in short we can say that the outputs in S-R flip flop are undefined in that condition.
- JK flip flop is a refined & improved version of SR Flip Flop that has been introduced to solve the problem of indeterminate state that occurs in SR flip flop when both the inputs are 1.
- Input J behaves like input S of SR flip flop which was meant to set the flip flop.
- Input K behaves like input R of SR flip flop which was meant to reset the flip flop.



# Construction of JK Flip Flop By Using SR Flip Flop Constructed From NAND Latch-

- This method of constructing JK Flip Flop uses-
- SR Flip Flop constructed from NAND latch
- Two other connections

#### **Logic Circuit-**

• The logic circuit for JK Flip Flop constructed using SR Flip Flop constructed from NAND latch is as shown below:



| CLK | J | K | $Q_{n+1}$        | $\overline{Q_{n+1}}$ | Operation |
|-----|---|---|------------------|----------------------|-----------|
| 0   | Х | Х | Q <sub>n</sub>   | $\overline{Q_n}$     | No Change |
| 1   | 0 | 0 | Q <sub>n</sub>   | $\overline{Q_n}$     | No change |
| 1   | 0 | 1 | 0                | 1                    | Reset     |
| 1   | 1 | 0 | 1                | 0                    | Set       |
| 1   | 1 | 1 | $\overline{Q_n}$ | Q <sub>n</sub>       | Toggle    |



#### **Truth Table**

• The truth table for JK Flip Flop is as shown below

|                | INPUTS |   | OUTPUTS                          |
|----------------|--------|---|----------------------------------|
| Q <sub>n</sub> | J      | K | Q <sub>n+1</sub><br>(Next State) |
| 0              | 0      | 0 | 0                                |
| 0              | 0      | 1 | 0                                |
| 0              | 1      | 0 | 1                                |
| 0              | 1      | 1 | 1                                |
| 1              | 0      | 0 | 1                                |
| 1              | 0      | 1 | 0                                |
| 1              | 1      | 0 | 1                                |
| 1              | 1      | 1 | 0                                |





#### **Excitation Table-**

- For a given combination of present state  $Q_n$  and next state  $Q_{n+1}$ , excitation table tell the inputs required.
- The excitation table of any flip flop is drawn using its truth table.

| $Q_n$ | $\mathbf{Q}_{n+1}$ | J | K |
|-------|--------------------|---|---|
| 0     | 0                  | 0 | X |
| 0     | 1                  | 1 | X |
| 1     | 0                  | X | 1 |
| 1     | 1                  | X | 0 |



#### Differences between J K Flip Flop and S R Flip Flop

- Both JK flip flop and SR flip flop are functionally same.
- The only difference between them is-
- In JK flip flop, indeterminate state does not occur.
- In JK flip flop, instead of indeterminate state, the present state toggles.
- In other words, the present state gets inverted when both the inputs are 1.



#### **Drawbacks of JK Flip Flop (Race around condition)**

- The main drawback of the JK flip flop is the race around condition.
- It happens when both the input is 1.
- In race around condition output toggles more than one time.
- If that happens it will be very hard to predict the state of the flip flop.
- Assume present state is 1 and we are applying J=1 and K=1. what will happen the output toggles next state should be 0.
- But what happens in real scenario the output will not ended up getting 0 it will continues to toggle 0101010101010 it will go like that.



• Race Around Condition In JK Flip-flop – For J-K flip-flop, if J=K=1, and if CLK=1 for a long period of time, then Q output will toggle as long as CLK is high, which makes the output of the flip-flop unstable or uncertain. This problem is called race around condition in J-K flip-flop.





There are three methods to eliminate race around condition as described below:

- Increasing the delay of flip-flop
  - The propagation delay (delta t) should be made greater than the duration of the clock pulse (T). But it is not a good solution as increasing the delay will decrease the speed of the system.
- Use of edge-triggered flip-flop
  - If the clock is High for a time interval less than the propagation delay of the flip flop then racing around condition can be eliminated. This is done by using the edge-triggered flip flop rather than using the level-triggered flip-flop.
- Use of master-slave JK flip-flop
  - If the flip flop is made to toggle over one clock period then racing around condition can be eliminated. This is done by using Master-Slave JK flip-flop.



#### **D** Flip Flop

- The D stands for "data"; this flip-flop stores the value that is on the data line.
- It can be thought of as a basic memory cell.
- A D flip-flop can be made from a set/reset flip-flop by tying the set to the reset through an inverter.
- One of the salient features of a D-type flip-flop is its ability to "latch" and store and remember data.
- This property is used in creating a delay in progress of the data in the circuit used.
- There are several applications in which a D-type flip-flop is used, such as in frequency dividers and data latches.



### **D** Flip Flop

#### **Logic Circuit:**

• The circuit diagram of D flip – flop is shown in below figure.



| CLK      | D | Q                 | Q,     |
|----------|---|-------------------|--------|
| <b>↓</b> | X | Q <sub>PREV</sub> | Q'PREV |
| <b>†</b> | 1 | 1                 | 0      |
| <b>A</b> | 0 | 0                 | 1      |



### **D** Flip Flop

• Characteristic table :

| Qn | Dn | Qn+1 |
|----|----|------|
| 0  | 0  | 0    |
| 0  | 1  | 1    |
| 1  | 0  | 0    |
| 1  | 1  | 1    |
|    |    |      |



K-Map

$$Qn+1 = Dn$$

Characteristic Equation

#### Excitation Table:

| $\mathbf{Q}_{\mathbf{n}}$ | $Q_{n+1}$ | D |
|---------------------------|-----------|---|
| 0                         | 0         | 0 |
| 0                         | 1         | 1 |
| 1                         | 0         | 0 |
| 1                         | 1         | 1 |



#### T Flip Flop

- The T or "toggle" flip-flop changes its output on each clock edge, giving an output which is half the frequency of the signal to the T input.
- It is useful for constructing binary counters, frequency dividers, and general binary addition devices.
- It can be made from a J-K flip-flop by tying both of its inputs high.

#### Construction

- We can construct a T flip flop by connecting AND gates as input to the NOR gate SR latch.
- These AND gate inputs are fed back with the present state output Q and its complement Q' to each AND gate.
- A toggle input (T) is connected in common to both the AND gates as an input.



# T Flip Flop

#### Logic Diagram:



| CLK | Т | Q <sub>n+1</sub> | $\overline{Q_{n+1}}$ | Operation |
|-----|---|------------------|----------------------|-----------|
| 0   | Х | Q <sub>n</sub>   | Qn                   | No Change |
| 1   | 0 | Q <sub>n</sub>   | Qn                   | No Change |
| 1   | 1 | Qn               | Q <sub>n</sub>       | Toggle    |



### T Flip Flop

#### • Characteristic Equation

| $Q_n$ | Т | $Q_{n+1}$ |
|-------|---|-----------|
| 0     | 0 | 0         |
| 0     | 1 | 1         |
| 1     | 0 | 1         |
| 1     | 1 | 0         |



$$Q_{n+1} = \overline{T}Q_n + T \overline{Q_n}$$

#### • Excitation Table

| $Q_n$ | $Q_{n+1}$ | T |
|-------|-----------|---|
| 0     | 0         | 0 |
| 0     | 1         | 1 |
| 1     | 0         | 1 |
| 1     | 1         | 0 |



#### Master Slave J K Flip Flop

- The Master-Slave Flip-Flop is basically a combination of two JK flip-flops connected together in a series configuration.
- Out of these, one acts as the "master" and the other as a "slave".
- The output from the master flip flop is connected to the two inputs of the slave flip flop whose output is feedback to inputs of the master flip flop.
- In addition to these two flip-flops, the circuit also includes an **inverter**.
- The inverter is connected to clock pulse in such a way that the inverted clock pulse is given to the slave flip-flop.
- In other words if CLK=0 for a master flip-flop, then CLK=1 for a slave flip-flop and if CLK=1 for master flip flop then it becomes 0 for slave flip flop.



### **Master Slave J K Flip Flop**





#### **Master Slave J K Flip Flop**

Timing diagram for master slave flip-flop:





#### **Daily Quiz**

- Differentiate between latches & flipflops.
- For the clocked SR flip-flop write the state table, draw the state diagram and the state equation.
- What are the different types of flipflops?
- Explain Master slave flipflop.
- Explain race around condition.



# **MCQ**

1. When both inputs of a J-K flip-flop cycle, the output will

- a) Be invalid
- b) Change
- c) Not change
- d) Toggle
- 2. Which of the following is correct for a gated D-type flip-flop?
- a) The Q output is either SET or RESET as soon as the D input goes HIGH or LOW
- b) The output complement follows the input when enabled
- c) Only one of the inputs can be HIGH at a time
- d) The output toggles if one of the inputs is held HIGH
- 3. A basic S-R flip-flop can be constructed by cross-coupling of which basic logic gates?
- a) AND or OR gates
- b) XOR or XNOR gates
- c) NOR or NAND gates
- d) AND or NOR gates



# **Daily Assignment**

- What is difference between flip flop and latches?
- What is race around condition?
- For the clocked JK flip-flop write the state table, draw the state diagram and the state equation.
- What are the different types of flipflops?



# Flip Flop

| Latches                                                                                                                                                                  | Flip Flops                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Latches are building blocks of sequential circuits and these can be built from logic gates  Latch continuously checks its inputs and changes its output correspondingly. | sequential circuits. But, these can be built from the latches.                                                                                                    |
| The latch is sensitive to the duration of the pulse and can send or receive the data when the switch is on                                                               | Flipflop is sensitive to a signal change.                                                                                                                         |
| It is based on the enable function input                                                                                                                                 | It works on the basis of clock pulses                                                                                                                             |
| It is a level triggered, it means that the output of the present state and input of the next state depends on the level that is binary input 1 or 0.                     | It is an edge triggered, it means that the output and the next state input changes when there is a change in clock pulse whether it may a +ve or -ve clock pulse. |



We can convert one flip-flop into the remaining three flip-flops by including some additional logic. So, there will be total of twelve **flip-flop conversions**.

Follow these **steps** for converting one flip-flop to the other.

- Write characteristic table of desired flip-flop.
- Write the excitation table of given flip-flop.
- Using the excitation table of given flip-flop and given inputs by taking present state and next state of desired flip-flop.
- Simplify the logic expression using k-map for excitation inputs of given flip-flops.
- Draw a circuit using the above expression.



Eg. Covert JK flip-flop to T flip-flop.

| $\mathbf{Q}_n$ | Т | $Q_{n+1}$ | $\mathbf{Q}_{\mathbf{n}}$ | $Q_{n+1}$ | J | K |
|----------------|---|-----------|---------------------------|-----------|---|---|
| 0              | 0 | 0         | 0                         | 0         | 0 | Χ |
| U              | U | U         | 0                         | 1         | 1 | Х |
| 0              | 1 | 1         |                           |           |   |   |
| 1              | 0 | 1         | 1                         | 0         | Х | 1 |
| -              | U | •         | 1                         | 1         | V | 0 |
| 1              | 1 | 0         | 1                         | 1         | Х | 0 |

Using the above excitation table find inputs J & K by taking present state and next state of T flip flop.

| Т | $Q_n$ | $Q_{n+1}$ | J | K |
|---|-------|-----------|---|---|
| 0 | 0     | 0         | 0 | X |
| 0 | 1     | 1         | X | 0 |
| 1 | 0     | 1         | 1 | X |
| 1 | 1     | 0         | Χ | 1 |





So, we got, J = T & K = T after simplifying. The **circuit diagram** of T flip-flop is shown in the following figure.





Eg. Covert T flip-flop to D flip-flop.

| Q, | D | $Q_{n+1}$ |   | $\mathbf{Q}_{\mathbf{n}}$ | $\mathbf{Q}_{n+1}$ | T |
|----|---|-----------|---|---------------------------|--------------------|---|
| 0  | 0 | 0         |   | 0                         | 0                  | 0 |
| U  | U | U         |   | 0                         | 1                  | 1 |
| 0  | 1 | 1         | , |                           |                    |   |
| 1  | 0 | 0         |   | 1                         | 0                  | 1 |
| •  | U | Ū         |   | 1                         | 1                  | 0 |
| 1  | 1 | 1         |   | 1                         | 1                  | 0 |

Using the above excitation table find inputs T by taking present state and next state of D flip flop.

| Q             | D | $Q_{n+1}$ | Т |
|---------------|---|-----------|---|
| <b>n</b><br>0 | 0 | 0         | 0 |
| 0             | 1 | 1         | 1 |
| 1             | 0 | 0         | 1 |
| 1             | 1 | 1         | 0 |



Eg. Covert T flip-flop to D flip-flop.



So, we require a two input Exclusive-OR gate along with T flip-flop. The **circuit diagram** of D flip-flop is shown in the following figure.





#### Video Link

- https://nptel.ac.in/courses/117/106/117106086/
- <a href="https://www.youtube.com/watch?v=2ecMG\_OciLo&ab\_channel=nptelhrdnptelhrd">https://www.youtube.com/watch?v=2ecMG\_OciLo&ab\_channel=nptelhrdnptelhrd</a>
- <a href="https://www.youtube.com/watch?v=2ecMG\_OciLo&ab\_channel">https://www.youtube.com/watch?v=2ecMG\_OciLo&ab\_channel</a> = <a href="mailto:nptelhrd">nptelhrd</a>



### **Daily Quiz**

- Differentiate between latches & flipflops.
- Write and explain steps of flip flop conversion.
- What are the different types of flipflops?
- Explain Master slave flipflop.



# **MCQ**

1. To design a synchronous sequential circuit with 9 states how many flip flops are required?

a) 4

c) 5

b) 9

d) 3

2. Following flip flop is used to eliminate race around condition:

a) JK flip flop

b) Master slave JK flip flop

c) SR flip flop

d) T flip flop

3. The flip flop is only activated by:

a) Positive edge triggering

b) Negative edge triggering

c) Either positive or negative edge triggering



# **Daily Assignment**

- Realize
- i. A JK flip flop using SP flip flop.
- ii. A SR using NAND gates and explain its operation.



# Weekly Assignment

- What is race around condition? How to eliminate race around condition?
- Draw and explain master slave flip flop.
- Realize D flip flop using T flip flop.
- Realize a T flip flop using SR flip flop.



### **Recap of Previous Topic**

- A Flip Flop is a memory element that is capable of storing one bit of information.
- It is also called as Bistable Multivibrator since it has two stable states either 0 or 1.
- There are following 4 basic types of flip flops- SR, JK, T, D.
- The main drawback of the JK flip flop is the race around condition.
- It happens when both the input is 1.
- In race around condition output toggles more than one time.
- Master slave flip flop is used to eliminate this condition.



### Types of sequential circuits

| Topic Objective                                                                    | Mapping with CO |
|------------------------------------------------------------------------------------|-----------------|
| To have a basic understanding of asynchronous and synchronous sequential circuits. | CO3             |
| To explain Mealy and Moore's FSM.                                                  | CO3             |



### Types of sequential circuits

#### **Prerequisite:**

• Basic knowledge of latches & flip flops.



### Types of sequential circuits

#### **Types of Sequential Circuits**

- Following are the two types of sequential circuits
  - Asynchronous sequential circuits
  - Synchronous sequential circuits

#### Asynchronous sequential circuits

• If some or all the outputs of a sequential circuit do not change affect with respect to active transition of clock signal, then that sequential circuit is called as **Asynchronous sequential circuit**. That means, all the outputs of asynchronous sequential circuits do not change affect the same time.





### Types of sequential circuits

#### Synchronous sequential circuits

• If all the outputs of a sequential circuit change affect with respect to active transition of clock signal, then that sequential circuit is called as Synchronous sequential circuit. That means, all the outputs of synchronous sequential circuits change affect at the same time.





### Types of sequential circuits

### Difference between Synchronous and Asynchronous Sequential Circuits

| Synchronous Sequential Circuit                                                                                    | Asynchronous Sequential Circuit                                                                            |
|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Clocked flip-flops act as the memory element in the circuit. All flip-flops are clocked to the same clock signal. | Un-clocked flip-flops or logic gate circuits with feedback loops act as the memory element in the circuit. |
| The output state of the circuit changes only with clock trigger.                                                  | The output state change happens instantaneously with changes in input state.                               |
| The speed of operation depends on the maximum supported clock frequency.                                          | Faster than synchronous sequential circuits.                                                               |



| Topic Objective                                 | Topic outcomes                                                              | Mappi<br>ng with<br>CO |
|-------------------------------------------------|-----------------------------------------------------------------------------|------------------------|
| To design asynchronous and synchronous counter. | Student will able to learn the design asynchronous and synchronous counter. | CO3                    |



#### **Prerequisite:**

• Basic knowledge of designing of synchronous sequential circuits.



- Counter is a sequential circuit. A digital circuit which is used for a counting pulses is known counter. Counter is the widest application of flip-flops. It is a group of flip-flops with a clock signal applied. Counters are of two types depending upon clock pulse applied.
  - Asynchronous or ripple counters.
  - Synchronous counters
- In Asynchronous Counter is also known as Ripple Counter, different flip flops are triggered with different clock, not simultaneously. While in Synchronous Counter, all flip flops are triggered with same clock simultaneously and Synchronous Counter is faster than asynchronous counter in operation.



#### **Synchronous counter**

- In synchronous counter, all flip flops are triggered with same clock simultaneously.
- Synchronous Counter is faster than asynchronous counter in operation.
- Synchronous Counter does not produce any decoding errors.
- Synchronous Counter is also called Parallel Counter.
- Synchronous Counter designing as well implementation are complex due to increasing the number of states.
- Synchronous Counter will operate in any desired count sequence.
- Synchronous Counter examples are: Ring counter, Johnson counter.
- In synchronous counter delay is less.

#### **Asynchronous counter**

- In asynchronous counter, different flip flops are triggered with different clock, not simultaneously.
- Asynchronous Counter is slower than synchronous counter in operation.
- Asynchronous Counter produces decoding error.
- Asynchronous Counter is also called Serial Counter.
- Asynchronous Counter designing as well as implementation is very easy.
- Asynchronous Counter will operate only in fixed count sequence (UP/DOWN).
- Asynchronous counter examples are: Ripple UP counter, Ripple DOWN counter.
- In asynchronous counter, there is high propagation delay.



#### 3 bit or MOD 8 Ripple Counter

- In asynchronous counter we don't use universal clock, only first flip flop is driven by main clock and the clock input of rest of the following flip flop is driven by output of previous flip flops.
- $N \le 2^n$ , where N is no of states and n is no of flip-flops.

N = 8 so no of flip flops is 3.



| States | $Q_c$ | $Q_{B}$ | $Q_{\!\scriptscriptstyle A}$ |
|--------|-------|---------|------------------------------|
| 0      | 0     | 0       | 0                            |
| 1      | 0     | 0       | 1                            |
| 2      | 0     | 1       | 0                            |
| 3      | 0     | 1       | 1                            |
| 4      | 1     | 0       | 0                            |
| 5      | 1     | 0       | 1                            |
| 6      | 1     | 1       | 0                            |
| 7      | 1     | 1       | 1                            |





#### Circuit Diagram of 3-bit Asynchronous Counter



Timing Diagram of 3-bit Asynchronous Counter

Electronics Coach



#### 4 bit down Ripple Counter

N ≤ 2<sup>n</sup> , where N is no of states and n is no of flip-flops.
 no of flip flops is 3 the states at which the counter counts is 16.

| CK | Q <sub>3</sub> | Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>o</sub> |
|----|----------------|----------------|----------------|----------------|
| 0  | 1              | 1              | 1              | 1              |
| 1  | 1              | 1              | 1              | 0              |
| 2  | 1              | 1              | 0              | 1              |
| 3  | 1              | 1              | 0              | 0              |
| 4  | 1              | 0              | 1              | 1              |
| 5  | 1              | 0              | 1              | 0              |
| 6  | 1              | 0              | 0              | 1              |
| 7  | 1              | 0              | 0              | 0              |
| 8  | 0              | 1              | 1              | 1              |
| 9  | 0              | 1              | 1              | 0              |
| 10 | 0              | 1              | 0              | 1              |
| 11 | 0              | 1              | 0              | 0              |
| 12 | 0              | 0              | 1              | 1              |
| 13 | 0              | 0              | 1              | 0              |
| 14 | 0              | 0              | 0              | 1              |
| 15 | 0              | 0              | 0              | 0              |

11/21/2022



#### 4 bit down Ripple Counter



#### "Down" count sequence





#### 4 bit up counter using positive clock edge:

#### A different way of making a four-bit "up" counter





#### **UP/DOWN** Counter

- Both Synchronous and Asynchronous counters are capable of counting "Up" or counting "Down", but their is another more "Universal" type of counter that can count in both directions either Up or Down depending on the state of their input control pin and these are known as **Bidirectional Counters**.
- Bidirectional counters, also known as Up/Down counters, are capable of counting in either direction through any given count sequence and they can be reversed at any point within their count sequence by using an additional control input as shown below.



### **UP/DOWN** Counter



| COUNT-UP Mode |       |                            | COUNT-DOWN Mode              |        |       | ode                        |                              |
|---------------|-------|----------------------------|------------------------------|--------|-------|----------------------------|------------------------------|
| States        | $Q_c$ | $Q_{\scriptscriptstyle B}$ | $Q_{\!\scriptscriptstyle A}$ | States | $Q_c$ | $Q_{\scriptscriptstyle B}$ | $Q_{\!\scriptscriptstyle A}$ |
| 0             | 0     | 0                          | 0                            | 7      | 1     | 1                          | 1                            |
| 1             | 0     | 0                          | 1                            | 6      | 1     | 1                          | 0                            |
| 2             | 0     | 1                          | 0                            | 5      | 1     | 0                          | 1                            |
| 3             | 0     | 1                          | 1                            | 4      | 1     | 0                          | 0                            |
| 4             | 1     | 0                          | 0                            | 3      | 0     | 1                          | 1                            |
| 5             | 1     | 0                          | 1                            | 2      | 0     | 1                          | 0                            |
| 6             | 1     | 1                          | 0                            | 1      | 0     | 0                          | 1                            |
| 7             | 1     | 1                          | 1                            | 0      | 0     | 0                          | 0                            |



#### **Synchronous counters:**

Counter is clocked such that all the flip-flops are clocked simultaneously, so that all the flip-flops change their output state at a same time. So the speed of operation is increased.

#### Synchronous counter Design

- 1. Find the no flip-flops required
- 2. Write count sequence in tabular form
- 3. Draw excitation table for flip-flop inputs
- 4. Prepare k-map for each flip-flop inputs
- 5. Connect the circuit using flip-flops and other logical gates.



**Example:** Design a 3 bit synchronous counter using T flip-flops.

**Solution:** For 3 bit counter state diagram is





• Now from the state diagram draw the state table:



| Output S               | tate Transitions                                           | Flip-flop inputs                             |
|------------------------|------------------------------------------------------------|----------------------------------------------|
| Present State Q2 Q1 Q0 | Next State<br>Q <sub>2</sub> Q <sub>1</sub> Q <sub>0</sub> | T <sub>2</sub> T <sub>1</sub> T <sub>0</sub> |
| 0 0 0                  | 0 0 1                                                      | 0 0 1                                        |
| 0 0 1                  | 0 1 0                                                      | 0 1 1                                        |
| 0 1 0                  | 0 1 1                                                      | 0 0 1                                        |
| 0 1 1                  | 1 0 0                                                      | 1 1 1                                        |
| 1 0 0                  | 1 0 1                                                      | 0 0 1                                        |
| 1 0 1                  | 1 1 0                                                      | 0 1 1                                        |
| 1 1 0                  | 1 1 1                                                      | 0 0 1                                        |
| 1 1 1                  | 0 0 0                                                      | 1 1 1                                        |



 Next step is to transfer the flip-flop input functions to Karnaugh maps to derive a simplified Boolean expressions

| Output State Transitions                                      |                                                            | Flip-flop inputs                             |
|---------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------|
| Present State<br>Q <sub>2</sub> Q <sub>1</sub> Q <sub>0</sub> | Next State<br>Q <sub>2</sub> Q <sub>1</sub> Q <sub>0</sub> | T <sub>2</sub> T <sub>1</sub> T <sub>0</sub> |
| 0 0 0                                                         | 0 0 1                                                      | 0 0 1                                        |
| 0 0 1                                                         | 0 1 0                                                      | 0 1 1                                        |
| 0 1 0                                                         | 0 1 1                                                      | 0 0 1                                        |
| 0 1 1                                                         | 1 0 0                                                      | 1 1 1                                        |
| 1 0 0                                                         | 1 0 1                                                      | 0 0 1                                        |
| 1 0 1                                                         | 1 1 0                                                      | 0 1 1                                        |
| 1 1 0                                                         | 1 1 1                                                      | 0 0 1                                        |
| 1 1 1                                                         | 0 0 0                                                      | 1 1 1                                        |









• The boolean expressions are obtained from K Map



| 0201 | 0              | 1   |
|------|----------------|-----|
| 00   | 0              | 1   |
| 01   | 0              | 1   |
| 11   | 0              | 1   |
| 10   | 0              | 1   |
|      | T <sub>1</sub> | map |





$$T_0 = 1;$$

$$T_1 = Q_0;$$

$$T_0 = 1;$$
  $T_1 = Q_0;$   $T_2 = Q_1 \cdot Q_0$ 



• From the boolean expressions circuit diagram can be drawn:

$$T_0 = 1;$$
  $T_1 = Q_0;$   $T_2 = Q_1 \cdot Q_0$ 





• Timing diagrams:





# **Ring Counters**

- A ring counter has one of its outputs connect back to the input. It is thus making a ring. There are two types of ring counters.
- Straight ring counter The non-inverting output (Q) of the last flip-flop is connected to the first flip-flop.
- Johnson ring counter/Twisted ring counter The inverting output of the last flip-flop is connected to the first flip-flop.



# **Ring Counters**



#### 4 bit ring counter

| QA | QB | QC | QD |
|----|----|----|----|
| 1  | 0  | 0  | 0  |
| 0  | 1  | 0  | 0  |
| 0  | 0  | 1  | 0  |
| 0  | 0  | 0  | 1  |



### **Ring Counters**

#### Advantages and disadvantages of a ring counter:

• A small advantage of a ring counter is that it has an automatically decoded output. However, ring counters have a major disadvantage because they need to be initialized. A number needs to be loaded to the ring counter before the start of the counting process. We had not seen this with any other counter yet. Another disadvantage is that only N states are present compared to the states of the binary counters.



#### **Johnson Counters**

#### **Johnson Counters:**

• In *Johnson ring counter* the inverted output of the last flip-flop is connected to the input of the first flip-flop. The only difference between the straight ring counter and the Johnson counter is that in the Johnson counter the inverted output of the last flip-flop (as opposed to the non-inverted output in the straight ring counter) is connected as the input to the first flip-flop. Johnson counter is also called the **twisted-ring counter or switch-tail ring counter**.



11/21/2022



#### **Johnson Counters**

#### **Truth Table of Johnson ring counter**

| Qa | Qb | Qc | Qd |
|----|----|----|----|
| 0  | 0  | 0  | 0  |
| 1  | 0  | 0  | 0  |
| 1  | 1  | 0  | 0  |
| 1  | 1  | 1  | 0  |
| 1  | 1  | 1  | 1  |
| 0  | 1  | 1  | 1  |
| 0  | 0  | 1  | 1  |
| 0  | 0  | 0  | 1  |

- The truth table starts from 0000. This means that it is self-actuating.
- The Johnson counter does not need any input. Moreover, a Johnson counter has more states than a straight ring counter. A binary counter has states, a straight ring counter has N states, and a Johnson ring counter has 2N states.



#### **Johnson Counters**

# Advantages / Disadvantages of Johnson Counter Advantages

- More outputs as compared to ring counter.
- It has same number of flip flop but it can count twice the number of states the ring counter can count.
- It only needs half the number of flip-flops compared to the standard ring counter for the same MOD
- Disadvantages
- Only 8 of the 15 states are being used.
- It doesn't count in a binary sequence.



### Recap

- Counter is a sequential circuit. A digital circuit which is used for a counting pulses is known counter. Counter is the widest application of flip-flops. It is a group of flip-flops with a clock signal applied. Counters are of two types depending upon clock pulse applied.
  - Asynchronous or ripple counters.
  - Synchronous counters
- In **Asynchronous Counter** is also known as Ripple Counter, different flip flops are triggered with different clock, not simultaneously. While in **Synchronous Counter**, all flip flops are triggered with same clock simultaneously and Synchronous Counter is faster than asynchronous counter in operation
- In *Johnson ring counter* the inverted output of the last flip-flop is connected to the input of the first flip-flop.
- Ring counters are basically a type of counter in which the output of the most significant bit is fed back as an input to the least significant bit.



#### Video Links

- <a href="https://nptel.ac.in/courses/117/106/117106086/">https://nptel.ac.in/courses/117/106/117106086/</a>



# **Daily Quiz**

• To design a synchronous counter with 9 states how many flip flops are required?

a) 4

c) 5

b) 9

d) 3

• In a 4-bit Johnson counter sequence, there are a total of how many states or bit patterns?

- a) 1
- b) 3
- c) 4
- d) 8

• What do you understand by ring counter?

• If a 10-bit ring counter has an initial state 1101000000, what is the state after the second clock pulse?

- a) 1101000000
- b) 0011010000
- c) 1100000000
- d) 0000000000



# **Daily Assignment**

- What are the differences between synchronous and asynchronous counter?
- Design a 4 bit synchronous counter using D flip flop.
- Design MOD 3 UP/DOWN synchronous counter.
- Explain 4bit Johnson counter with circuit diagram and waveforms.



| Topic Objective             | <b>Topic Outcomes</b>                    | Mappi<br>ng with<br>CO |
|-----------------------------|------------------------------------------|------------------------|
| To Explain shift registers. | Student able to learn the shift register | CO3                    |



#### Prerequisite:

• To have a basic understanding of Flip flops.



- Shift Registers are sequential logic circuits, capable of storage and transfer of data.
- This sequential device loads the data present on its inputs and then moves or "shifts" it to its output once every clock cycle, hence the name Shift Register.
- A *shift register* basically consists of several single bit "D-Type Data Latches", one for each data bit, either a logic "0" or a "1", connected together in a serial type chain arrangement so that the output from one data latch becomes the input of the next latch and so on.





### Types of Shift Registers

Generally, shift registers operate in one of four different modes with the basic movement of data through a shift register being:

- Serial-in to Parallel-out (SIPO) the register is loaded with serial data, one bit at a time, with the stored data being available at the output in parallel form.
- Serial-in to Serial-out (SISO) the data is shifted serially "IN" and "OUT" of the register, one bit at a time in either a left or right direction under clock control.
- Parallel-in to Serial-out (PISO) the parallel data is loaded into the register simultaneously and is shifted out of the register serially one bit at a time under clock control.
- Parallel-in to Parallel-out (PIPO) the parallel data is loaded simultaneously into the register, and transferred together to their respective outputs by the same clock pulse.



#### Serial in - Serial out Shift Registers

• The SISO shift register is one of the simplest of the four configurations as it has only three connections, the serial input (SI) which determines what enters the left hand flip-flop, the serial output (SO) which is taken from the output of the right hand flip-flop and the sequencing clock signal (Clk). The logic circuit diagram below shows a generalized serial-in serial-out shift register.





#### **Serial in - Serial out Shift Registers**



Fig.(b) Output Waveforms of 4-bit Serial-in Serial-out Register



#### Serial in – Parallel out Shift Register

- These types of shift registers are used for the conversion of data from serial to parallel.
- A 4-bits serial in Parallel out shift register is illustrated in the Image below.



• Lets assume that all the flip-flops ( FFA to FFD ) have just been RESET ( CLEAR input ) and that all the outputs  $Q_A$  to  $Q_D$  are at logic level "0" ie, no parallel data output.



The serial data **1011** pattern presented at the **SI** input. This data is synchronized with the clock **CLK**.



Serial-in/ parallel-out shift register waveforms



#### Parallel in – Serial out Shift Register

- For this type of shift register, the data is supplied in parallel.
- As this type of shift register converts parallel data, such as an 8-bit data word into serial format, it can be used to multiplex many different input lines into a single serial DATA stream which can be sent directly to a computer or transmitted over a communications line





#### Parallel in – Parallel out shift register

 For parallel in – parallel out shift register, the output data across the parallel outputs appear simultaneously as the input data is fed in.





#### **Bidirectional Shift Registers**

- If we shift a binary number to the left by one position, it is equivalent to multiplying the number by 2 and if we shift a binary number to the right by one position, it is equivalent to dividing the number by 2.To perform these operations we need a register which can shift the data in either direction.
- Bidirectional shift registers are the registers which are capable of shifting the data either right or left depending on the mode selected. If the mode selected is 1(high), the data will be shifted towards the right direction and if the mode selected is 0(low), the data will be shifted towards the left direction.
- In right shift operations, the binary data is divided by two. If this operation is reversed, the binary data gets multiplied by two.
- A couple of NAND gates are configured as OR gates and are used to control the direction of shift, either right or left.











### Universal shift register





#### Recap

- Shift Registers are sequential logic circuits, capable of storage and transfer of data.
- A *shift register* basically consists of several single bit "D-Type Data Latches", one for each data bit, either a logic "0" or a "1", connected together in a serial type chain arrangement so that the output from one data latch becomes the input of the next latch and so on.

#### **Types of Shift Registers**

Generally, shift registers operate in one of four different modes with the basic movement of data through a shift register being:

- Serial-in to Parallel-out (SIPO)
- Serial-in to Serial-out (SISO)
- Parallel-in to Serial-out (PISO)
- Parallel-in to Parallel-out (PIPO)



#### **Daily Quiz**

- A bidirectional 4-bit shift register is storing the nibble 1110. Its input is LOW. The nibble 0111 is waiting to be entered on the serial data-input line. After two clock pulses, the shift register is storing
- a) 1110
- b) 0111
- c) 1000
- d) 1001
- In a parallel in/parallel out shift register, D0 = 1, D1 = 1, D2 = 1, and D3 = 0. After three clock pulses, the data outputs are \_\_\_\_\_
- a) 1110
- b) 0001
- c) 1100
- d) 1000
- The group of bits 10110111 is serially shifted (right-most bit first) into an 8-bit parallel output shift register with an initial state 11110000. After two clock pulses, the register contains \_\_\_\_\_
  - a) 10111000
  - b) 10110111
  - c) 11110000
  - d) 111111100



### **Daily Assignment**

- What are the differences between synchronous and asynchronous counter?
- What do you mean by shift register? What is need of shift register? Draw & explain bidirectional shift register.
- Draw & explain universal shift register.



### weekly Assignment

- What are the differences between synchronous and asynchronous counter?
- Design MOD-5 ring counter & MOD -5 Johnson counter.
- What do you mean by shift register? What is need of shift register? Draw & explain bidirectional shift register.
- Design MOD-5 asynchronous counter.
- Design MOD 3 UP/DOWN synchronous counter.
- Explain 4bit Johnson counter with circuit diagram and waveforms. 10
- Design a 4 bit synchronous counter using D flip flop.



### MCQ (End of Unit)

- A bidirectional 4-bit shift register is storing the nibble 1110. Its input is LOW. The nibble 0111 is waiting to be entered on the serial data-input line. After two clock pulses, the shift register is storing
- a) 1110
- b) 0111
- c) 1000
- d) 1001
- In a parallel in/parallel out shift register, D0 = 1, D1 = 1, D2 = 1, and D3 = 0. After three clock pulses, the data outputs are \_\_\_\_\_
- a) 1110
- b) 0001
- c) 1100
- d) 1000
- The group of bits 10110111 is serially shifted (right-most bit first) into an 8-bit parallel output shift register with an initial state 11110000. After two clock pulses, the register contains
  - a) 101111000
  - b) 10110111
  - c) 11110000
  - d) 111111100



### MCQ (End of Unit)

- The table consists of present state and next state at input side and flipflop inputs at output side of the table is called:
  - a) Truth Table
  - b) Characteristic table
  - c) Excitation table.
- Characteristics equation of S\_R flip flop is:
  - a) Qn+1 = S + R Qn
  - b) Qn+1 = S' + R Qn
  - c) Qn+1 = S + R'Qn
  - d) Qn+1 = S'+R'Qn
- What you understand by the term state table and state diagram?



### **MCQ**

1. When both inputs of a J-K flip-flop cycle, the output will

- a) Be invalid
- b) Change
- c) Not change
- d) Toggle
- 2. Which of the following is correct for a gated D-type flip-flop?
- a) The Q output is either SET or RESET as soon as the D input goes HIGH or LOW
- b) The output complement follows the input when enabled
- c) Only one of the inputs can be HIGH at a time
- d) The output toggles if one of the inputs is held HIGH
- 3. A basic S-R flip-flop can be constructed by cross-coupling of which basic logic gates?
- a) AND or OR gates
- b) XOR or XNOR gates
- c) NOR or NAND gates
- d) AND or NOR gates



### **Glossary Questions**

Q. Find the suitable glossary word for below questions: [64, Low, Present as well as past output, Memory, 4, D Flip Flop, asynchronous circuit, Clock, State, High, 64, ]

| 1.  | By placing an inverter between both inputs of SR Flip-Flop it becomes                                                                     |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| 2.  | A Flip Flop is aelement that stores a binary digit as low or high voltage.                                                                |
| 3.  | State diagram is graphical representation oftable.                                                                                        |
| 4.  | How many flip flops will be complemented in a 10-bit binary ripple counter to reach the next count after the following count: 0111101111. |
| 5.  | When a JK master-state flip flop the master is clocked when the clock isand slave is triggered when the clock is                          |
| 6.  | Race Condition occurs in                                                                                                                  |
| 7.  | In sequential circuit the output states depends upon                                                                                      |
| 8.  | The minimum number of flip flop required to construct a mod-64 ripple counter are                                                         |
| 9.  | If a counter is connected using flip flop then the maximum number of states that the counter can count are                                |
| 10. | When the LOAD input of a buffer is active the input word is stored on the next                                                            |



#### **Old Question Papers**

| Printed page: 2 of 2 | Set-A | Subject Code: ACSE0304 |  |
|----------------------|-------|------------------------|--|
|                      |       | Roll No:               |  |

#### NOIDA INSTITUTE OF ENGINEERING AND TECHNOLOGY, GREATER NOIDA

(An Autonomous Institute Affiliated to AKTU, Lucknow)

B. TECH. SECOND YEAR (3rd Semester) - CSE/IT/CS/M. Tech. Integrated

(SEM:III, SESSIONAL EXAMINATION -I)(2021-2022)

Subject Name: Digital Logic & Circuit Design (ACSE-0304)

Time: 1.15Hours Max. Marks:30

#### General Instructions:

- All questions are compulsory. Answers should be brief and to the point.
- > This Question paper consists of 2 pages & 5 questions.
- It comprises of three Sections, A, B, and C. You are to attempt all the sections.
- Section A Question No. 1 is objective type questions carrying 1 mark each, Question No. 2 is very short answer type carrying 2 mark each. You are expected to answer them as directed.
- Section B · Question No 3 is Short answer type questions earnying 5 marks each. You need to attempt any two out of three questions given.
- Section C Question No. 4 8.5 are Long answer type (within unit choice) questions carrying 6 marks each. You need to attempt any one part 4 or b.
- > Students are instructed to cross the blank sheets before handing over the answer sheet to the invigilator.
- No sheet should be left blank. Any written material after a blank sheet will not be evaluated/checked.



### **Old Question Papers**

|    |      | SECTION - A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | [8]     |          |
|----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|
| 1. | Atte | mpt all parts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (4×1=4) | COI      |
|    | a.   | The XOR gates output will be low if two inputs are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         | 1        |
|    |      | a) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |          |
|    |      | b) 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (1)     |          |
|    |      | c) 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |          |
|    | Ъ.   | d) None of these  Decimal value of a Signed binary number (1111) <sub>2</sub> is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         | <u> </u> |
|    | D.   | a) 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |          |
|    |      | b) -7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (1)     |          |
|    |      | c) +7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (-)     |          |
|    |      | d) None of these                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |          |
|    | C.   | 2's Complement of a binary number (10101110) <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |          |
|    |      | a) 01010001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |          |
|    |      | b) 11010001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (1)     |          |
|    |      | c) 01010010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |          |
|    |      | d) 11010111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         | <u> </u> |
|    | d.   | DeMorgan's theorem states that                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |          |
|    |      | a) (A.B)' = A' + B'<br>b) (A + B)' = A' . B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | an an   |          |
|    |      | c) A' + B' = A'.B'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (1)     |          |
|    |      | d) (A.B)' = A' + B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |          |
|    |      | ay to said the said sa |         | 1        |
|    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |          |
|    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |          |



#### **Old Question Papers**

| 3. A<br>a.<br>b.<br>c. | . What are the Invalid BCD Codes?  SECTION - B  Inswer any two of the following- Implement the Boolean expression Y= AB+ CD+E using NAND logic gate. | (2)<br>(2)<br>[2×5=10] | COI |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|
| 3. A<br>a.<br>b.       | Nhat are the Invalid BCD Codes?  SECTION - B  Inswer any two of the following- Implement the Boolean expression Y= AB+ CD+E using NAND logic gate.   | (2)<br>[2×5=10]        | COI |
| 3. A a. b.             | nswer any two of the following- Implement the Boolean expression Y= AB+ CD+E using NAND logic gate.                                                  | [2×5=10]               | COI |
| a.<br>b.               | nswer any two of the following- Implement the Boolean expression Y= AB+ CD+E using NAND logic gate.                                                  |                        | CO1 |
| a.<br>b.               | Implement the Boolean expression Y= AB+ CD+E using NAND logic gate.                                                                                  |                        | CO1 |
| a.<br>b.               | Implement the Boolean expression Y= AB+ CD+E using NAND logic gate.                                                                                  |                        |     |
| b.                     |                                                                                                                                                      |                        |     |
|                        |                                                                                                                                                      | (5)                    |     |
| C.                     |                                                                                                                                                      | (5)                    |     |
|                        |                                                                                                                                                      | (5)                    |     |
|                        | SECTION - C                                                                                                                                          |                        |     |
|                        |                                                                                                                                                      |                        |     |
| 4 A                    | nswer any one of the following-(Any one can be applicative if applicable)                                                                            | [2×6=12]               | CO1 |
| 3.                     | Write the Boolean expressions for a 3-input AND and OR gate with truth table                                                                         | (6)                    |     |
|                        | and logic symbol.                                                                                                                                    |                        |     |
| Ъ.                     | . What are the weighted and unweighted codes? Give two examples for each                                                                             | (6)                    |     |
|                        | nswer any one of the following-                                                                                                                      | 1-7                    |     |
| a.                     | •                                                                                                                                                    | (6)                    |     |
| b.                     | Explain the Significance of SOP and POS with suitable example                                                                                        | (6)                    |     |



#### **Expected Questions**

- 1-Describe in detail the working of a Set-Reset (S-R) latch implemented with NAND gates.
- 2-Describe the working of NAND gate version of S-R latch with the help of a transition table.
- 3-Describe the working of a NOR gate S-R latch.
- 4-Explain the working of a gated S-R latch.
- 5-Describe the working of a gated D-latch.
- 6-Explain the working of the T flip-flop.
- 7-Explain in detail the working of J-K flip-flop.
- 8-How will you convert an S-R flip-flop into a J-K flip-flop?
- 9-How will you convert a T flip-flop into a D flip-flop?
- 10-Illustrate the conversion of a J-K flipflop into a D flip-flop
- 11-Illustrate the conversion of a J-K flip-flop into a T flip-flop.
- 12-How will you convert a D flip-flop into a J-K flip-flop?
- 13-Explain the operation of a J-K master-slave flip-flop.
- 14-What is the advantage of a JK flip-flop over an SR flip-flop?



### **Recap of Unit**

- This unit is intended to provide the students with a comprehensive understanding of the fundamental of digital logic circuit.
- The design of circuits and systems whose input and outputs are represented as discrete variables.
- These variables are commonly binary i.e.., two states in nature. Design at the circuit level is usually done with truth table and state tables. Students will be able to analyse design and implement sequential circuits.

MD.Raza DLCD UNIT3 130 11/21/2022



#### Video Link

- https://www.youtube.com/watch?v=lecj9xmlfXM&ab\_channel= nptelhrd
- https://nptel.ac.in/courses/117/106/117106086/



#### REFERENCE

- R.P. Jain, "Modern Digital Electronics," Tata McGraw Hill, 4th edition, 2009.
- A. Anand Kumar, "Fundamental of Digital Circuits," PHI 4th edition, 2018.
- W.H. Gothmann, "Digital Electronics- An Introduction to Theory and Practice," PHI, 2nd edition, 2006.
- D.V. Hall, "Digital Circuits and Systems," Tata McGraw Hill, 1989.
- A. K. Singh, "Foundation of Digital Electronics & Logic Design," New Age Int. Publishers.
- Subrata Ghosal, "Digital Electronics," Cengage publication, 2nd edition, 2018



# Thank You